# Computational Lithography for Silicon Photonics Design

Stephen Lin<sup>®</sup>, Mustafa Hammood<sup>®</sup>, Student Member, IEEE, Han Yun<sup>®</sup>, Student Member, IEEE, Enxiao Luan<sup>®</sup>, Student Member, IEEE, Nicolas A. F. Jaeger, Member, IEEE, and Lukas Chrostowski<sup>®</sup>, Senior Member, IEEE

Abstract—We demonstrate a method to predict the photolithography effects of a 193 nm deep ultraviolet (DUV) process, and we build a lithography model using physical measurements on a fabricated test pattern. Our model accurately predicts the proximity and smoothing effects that are characteristic of DUV lithography. We verify the accuracy of the model by visually inspecting the fabricated test patterns and comparing them to the predicted ones. Additionally, using predicted shapes, we compare experimental measurements on a benchmark device (the contra-directional coupler) against those of our predicted, computed responses. Our predictions show good agreement with the fabricated results using both verification methods. Lastly, we illustrate the design-formanufacturability enabled by our model by demonstrating a design correction method for the contra-directional coupler that improves its compatibility with the DUV process.

Index Terms—Proximity Effects, Optical Lithography, Deep Ultraviolet 193 nm, Lithography, Bragg Gratings, Optical Proximity Correction, Design-For-Manufacturability.

### I. INTRODUCTION

NRECENT years, silicon-on-insulator (SOI) platforms have increased in popularity. Many key devices, such as, filters [1], modulators [2], and photodetectors [3] have been demonstrated on such platforms [4],[5]. SOI platforms have two common choices for patterning the silicon: electron-beam lithography (EBL) and deep-ultraviolet (DUV) lithography. EBL is performed by writing the design directly onto the resist via an electron beam. This mask-less fabrication approach can achieve smaller feature sizes with fast turn-around times, at the cost of low throughput. This makes EBL attractive for rapid-prototyping research and development purposes [6]. Conversely, DUV lithography performs the design patterning using a binary mask. The mask exposes the resist via an optical laser within

Manuscript received May 31, 2019; revised December 4, 2019; accepted December 5, 2019. Date of publication December 12, 2019; date of current version January 14, 2020. This work was supported in part by the Natural Science and Engineering Research Council of Canada (NSERC) for providing funding for the Project: Discovery under Grant 2014-05271; NSERC CREATE SiEPIC Program under Grant 414122-12 and in part by Keysight Technologies. (Corresponding author: Stephen Lin.)

The authors are with the Department of Electrical and Computer Engineering, University of British Columbia, Vancouver, BC V6T 1Z4, Canada (e-mail: sl0804@ece.ubc.ca; mustafa@ece.ubc.ca; hany@ece.ubc.ca; eluan@ece.ubc.ca; nickj@ece.ubc.ca; lukasc@ece.ubc.ca).

Color versions of one or more of the figures in this article are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSTQE.2019.2958931

a stepper, printing a copy of the design onto each segment of a wafer. As a result, the DUV process has high throughput and is more suitable for mass production.

SOI device performance suffers from discrepancies between as-designed and as-fabricated structures. Photolithography effects, such as smoothing [7] and proximity effects [8], are large contributing factors to these discrepancies. Previous efforts have been made to correct for photolithography effects. These include optical proximity correction (OPC) [9], [10], [11], [12], [13] and using phase shifted masks [14]. However, the SOI platform does not yet have a "first-time-right" design approach akin to that of the CMOS platform [15].

As silicon photonics marches towards commercialization, it is crucial that it bring with it the robustness in fabrication that exists in mature CMOS processes [4]. Previous work demonstrated that photolithography smoothing effects of 2-port Bragg grating devices could be modelled by fitting the modelled responses to experimental responses [7],[16]. However, designers would ideally wish to understand and model the effects of photolithography prior to fabrication.

In this work, we use a computational lithography model to predict the outcomes of a dry 193 nm DUV lithography fabrication process, that uses an ArF stepper and a binary mask. The model is built using measurement data from fabricated test patterns and simulates the photolithography effects on an input shape. Our model is process specific and allows designers to predict their device's performance for a particular fabrication process. To verify the accuracy of the model, we use the optical response of a 4-port, Bragg-grating-based filter, known as a contra-directional coupler (contra-DC) [17], as a benchmark. The configuration of the contra-DC consists of two Bragg gratings placed in close proximity to each other for coupling purposes. We use the contra-DC as a benchmark because it is particularly susceptible to photolithography effects, such as smoothing and proximity effects. The device is susceptible to smoothing because it uses sidewall-corrugated, Bragg-grating waveguides and is susceptible to proximity effects because the two waveguides are in close proximity to each other. As the contra-DC has two output ports, and an optical response sensitive to design parameters, it is an excellent candidate for the validation of our model. We are able to demonstrate excellent visual resemblance between the output of our computational lithography model and the Scanning Electron Microscopy (SEM) images of a fabricated test pattern set. Furthermore, we are able to accurately reproduce the experimental measurements made on our benchmark device by simulating the response of the predicted device structure generated by our model.

## II. COMPUTATIONAL LITHOGRAPHY MODEL

The computational lithography model is built using the known parameters of the 193 nm DUV process, estimated parameters of the process, and feature size measurements obtained from a fabricated test pattern set. The parameters of the model are optimized such that the error between the predicted feature sizes and the measured feature sizes are minimized. As the model is built from a fabricated test pattern, it is foundry process specific. However, our methodology in building the model can be applied generally to any foundry process.

The model is built using Mentor Graphics Calibre software [18]. A standardized test pattern set is included in the software. Each test structure in the test pattern set has a feature size of interest, e.g., a gap or width, from which we take measurements. These feature size measurements are also known as critical dimension (CD) measurements.

### A. Test Pattern Data Extraction

The test pattern set consists of 216 structures. The various structures used are depicted in Fig. 1. The structures can be categorized into "solid" and "inverse" structures. Solid structures have the surrounding silicon removed to obtain their shape, as shown in Figs. 1(a)-1(h). Their inverse counterparts are negative imprints of the structure, as shown in Fig. 1(k)-1(1). As the solid and inverse pairs share the same as-drawn CD, it is anticipated that they would fabricate similarly. However, in each case, the as-fabricated CD trends of the solid and inverse pairs are different. Fig. 2 shows the trends of the as-fabricated CDs for the solid and inverse structures. This indicates that different process biases are needed for different structures. Overall, the aim is to capture the photolithography effects on possible shapes that a designer might draw. SEM images are used to obtain the CD measurements of each structure on the fabricated test pattern. The measurements are performed by counting the pixels between the two locations we wish to measure. The number of pixels is then converted to SI units using a scale provided by the SEM image. The SEM images, shown in Figs. 3, 5, and 6, are taken using the Helios NanoLab 650 scanning electron microscope at a magnification of 5000x, using a voltage of 20 kV, and a beam current of 0.10 nA. The white borders of the structures in the SEM images (Fig. 3(a)) make it difficult to discern where a pixel measurement should be taken. As the white borders are very thick (Fig. 3(b)), a particular measurement depends on where we define the edge of the structure. To address this problem, our convention uses the average distance of the outer and inner edge of the white border. Here we are assuming that the white borders occur due to sidewall angles cause by fabrication processes [19] and that the sidewalls have a linear slope from the top to the bottom of the structure.



Fig. 1. The types of structure included on the standard test pattern are illustrated. The structures consist of solid structures ([a] to [h]), and inverse structures ([i]) to [l]).

### B. Lithography Model Optimization

Calibre provides an optimization function which operates by adjusting the lithography model parameters within the aforementioned range. The optimization aims to minimizes the error between the predicted CD and the as-fabricated CD. The model's inputs are the optical lithography wavelength and each test pattern's measured CD. The optimized output produces 4 parameters for the lithography model: 1) the NA, which is a dimensionless number that describes the ranges of angles of the projection lens seen from the position of the wafer; 2) the  $\sigma$ , defined as the fraction of the NA of the projection lens filled by the illuminating beam [18]; and 3) the  $\delta\sigma$ , defined as the transition length from which the intensity of the optical beam rises from 0.5% to 99.5% [18]; and 4) the threshold value, defined as the percentage of the computed illumination which is applied.

The optical wavelength is known for the 193 nm DUV dryetch process. Unfortunately, the NA,  $\sigma$ ,  $\delta\sigma$ , and the exposure threshold, are not publicly available. Hence, we instead refer to



Fig. 2. The as-fabricated CDs are plotted against the as-drawn CDs for the structures shown in Fig. 1(e)–1(l). Each solid structure and their inverse counterpart have shown different CD trends, indicating different process biases are required for each type of structure. The simulated CDs are also included to compare the closeness of the lithography model.



Fig. 3. (a) An SEM of an Inverse Contact structure. (b) A zoom-in illustrating the thick white border can create CD measurement discrepancies. Our convention is to use the average distance between the outer and inner edge of the border.

values given in previous publications for similar processes [20], [21] to determine a range for optimization.

The optimization is performed by sweeping the NA,  $\sigma$ , and  $\delta\sigma$  parameters, and generating a lithography prediction of the test patterns. An error value is obtained by comparing the predicted CDs against the as-fabricated CDs. The lithography model parameters prior to optimization are NA = 0.6  $\sigma$  = 0.6, and  $\delta\sigma$  = 0. The NA and  $\sigma$  values are from a previous publication [7], and serve as a starting point. The ranges for the sweeps are chosen from values reported in the literature [20], [21], as well as being based on our own estimations.

During each sweep of the optimization, the optical parameters are used to generate a computed illumination of a structure's mask, as shown in Fig. 4(b). Next, a lithography prediction is generated using a threshold value. The threshold value is the



Fig. 4. Steps to optimize the lithography model: (a) the ideal as-drawn mask. (b) the computed illumination generated using the optical wavelength, NA,  $\sigma$ , and  $\delta\sigma$ . (c) the selection of the threshold value, shown in red. (d) the predicted post-lithography output.

percentage of the predicted illumination that will be applied to the structure. The optimization will select the threshold value producing the best fit (Fig. 4(c)). The error between the CD measurements are then evaluated against errors from previous sweeps. The optimization continues until a combination of parameters with the minimum error is found (Fig. 4(d)). The optimized lithography model has the following parameters: NA = 0.671,  $\sigma$  = 0.884,  $\delta\sigma$  = 0.882, and threshold = 0.165.

### III. VERIFICATION

In this section we verify the lithography model using two comparison methods. First, we visually evaluate the accuracy of the lithography model. We compare the overall shape and CD measurements of predicted structures to those of the asfabricated structures obtained from SEM images. Second, we compare the optical responses of contra-DC devices. The simulated responses of the as-drawn designs and the predicted designs are compared against experimental responses.

As regards the visual verification, Fig. 5 shows the Broken H structure which has an as-drawn gap of 120 nm. The computational lithography results predict a gap of 182 nm. The predicted gap (182 nm) closely matches with the fabricated gap (181 nm) shown in SEM images. Other features, such as the end roundings, are common to both the predicted and fabricated structures. Fig. 6 shows a Corner structure predicting the effects on close-proximity corners. In this structure, the as-drawn gap between the two tips of the corners is 150 nm. Our computational lithography predicts a gap of 214 nm. This is very similar to the SEM image which shows a gap of 210 nm. Visually, the output of the computational lithography model corresponds very closely to the as-fabricated test patterns.

Fig. 2 shows a plot of the CD of the contact, line end, isolated line, and pitch patterns (note the change in scale for the vertical axis of the pitch pattern). The model is able to produce results comparable to the measured CD. However, the model's predictions are less accurate for the inverse line end pattern; The cause for this requires further investigation.

As regards the optical response, Fig. 7 illustrates the schematic of a contra-DC device. The device consists of two coupled



Fig. 5. A Broken H structure is depicted. The CD location is between the two center protrusions and captures how small grating-like structures will be effected by photolithography. The CD predicted by our method (b) is nearly identical to the fabricated one (c).



Fig. 6. The Corner structure, which captures how two corners interact when in close proximity, is depicted. The resulting CD from our simulation is highly similar to that of the fabricated one.

Bragg-grating waveguides. The bandwidth of the contra-DC is sensitive to the corrugation widths ( $\Delta$ Ws), e.g., small changes in the  $\Delta$ W will cause large changes in the bandwidth. The contra-DCs used in our comparison have the anti-reflection configuration described in Ref. [22]. Each contra-DC consists of two waveguides with different widths, and, hence, different propagation constants. The main band of each contra-DC will be centered at an operating wavelength at which the phase-match condition [17], [22] is satisfied.

However, two side-bands, known as the self-reflection (SR) bands, will exist next to the "main band" for the contradirectional coupling on the contra-DC [22]. The SR bands occur



Fig. 7. The schematic of a contra-DC, with the design parameters and the four ports labeled. A single segment block of the Bragg grating with a pitch  $(\Lambda)$  is repeated to obtain a desired length. There are two corrugation widths  $(\Delta Ws)$ , which will often be affected differently by the fabrication process.



Fig. 8. (a) A simplified contra-DC design, with symmetrical waveguide widths and  $\Delta Ws$  to demonstrate the smoothing and the proximity effects of photolithography. (b) The post-fabrication changes in the gap,  $\Delta W_{inner}$ , and  $\Delta W_{outer}$  dimensions are depicted, showing a large asymmetry between the  $\Delta Ws$ . The size reduction of  $\Delta W_{inner}$  is due to both the smoothing, and proximity effects, where as the size reduction of  $\Delta W_{outer}$  is only due to the smoothing effect.

due to each mode of the two waveguides having their own propagation constants leading to the conventional single-waveguide Bragg reflection at a wavelength of  $\lambda_{1,2} = 2n_{eff\,1,2}\lambda_0$ , where  $n_{eff\,1,2}$  correspond to the effective indices for the waveguide modes located mainly in waveguide 1 and 2, respectively. For broad spectrum applications, there is an appeal to reduce the SR as the SR bands limit the operating spectral ranges.

Fig. 8 demonstrates the photolithography effects on the contra-DC. Coupling gaps can increase and  $\Delta$ Ws of the device can become mismatched between the inner and outer portions. As the asymmetry between the  $\Delta$ Ws increases, the SR bands on the drop-port of the contra-DC become increasingly prominent. As the SR bands are related to the individual modes, and by extension the waveguide widths, small variations in the  $\Delta$ Ws, gap, and widths, will significantly change the main bandwidth and the SR bandwidths [22]. In our experimental results, the SR bands are approximately 40 nm away from the main band. Due to



(a) Simulated main band response of the as-drawn contra-DC



(b) Simulated main band response of the as-predicted contra-DC



(c) Measured main band response of the fabricated contra-DC

Fig. 9. The main band bandwidths of CDC3. (a) The as-drawn, (b) the as-predicted, and (c) the as-fabricated, are depicted. The as-drawn simulated bandwidth is 11.5 nm, the as-predicted simulated bandwidth is 5.6 nm, and the as-fabricated measured bandwidth is 6.4 nm.

measurement limitations, we will be comparing SR bandwidth at the shorter wavelength.

The simulated response of the as-drawn device is not accurate enough to match the as-fabricated result, as demonstrated in Fig. 9 for the main band and Fig. 10 for the SR band. Thus, it



Fig. 10. The SR bandwidths of (a) the as-drawn, (b) the as-predicted, and (c) the as-fabricated, are depicted. The as-drawn simulated bandwidth is 11.1 nm, the as-predicted simulated bandwidth is 6.0 nm, and the as-fabricated measured bandwidth is 5.4 nm.

TABLE I CONTRA-DC PARAMETERS

| Device | Λ    | Width 1 | Width 2 | Gap  | $\Delta W1$ | $\Delta$ W2 | Length |
|--------|------|---------|---------|------|-------------|-------------|--------|
| Name   | (nm) | (nm)    | (nm)    | (nm) | (nm)        | (nm)        | (µm)   |
| CDC1   | 270  | 370     | 270     | 175  | 60          | 50          | 270    |
| CDC2   | 270  | 370     | 270     | 178  | 60          | 50          | 270    |
| CDC3   | 325  | 370     | 270     | 185  | 60          | 50          | 325    |
| CDC4   | 325  | 370     | 270     | 182  | 60          | 44          | 325    |

TABLE II CONTRA-DC MAIN BAND BANDWIDTHS

| Device<br>Name | Ideal<br>As-Drawn<br>(nm) | Lithography<br>As-Predicted<br>(nm) | Experimental (nm) |
|----------------|---------------------------|-------------------------------------|-------------------|
| CDC1           | $9.9 \pm 0.22$            | 3.6                                 | 4.3               |
| CDC2           | $7.6 \pm 0.68$            | 3.2                                 | 3.9               |
| CDC3           | $11.5 \pm 0.85$           | 5.6                                 | 6.4               |
| CDC4           | $11.4 \pm 0.22$           | 5.7                                 | 8.0               |

is apparent that the photolithography effects of the fabrication process have heavily impacted the contra-DC's performance.

Using the lithography model, we predict the resulting shape of the contra-DCs after photolithography effects have been taken into account. The parameters of each of our contra-DCs are listed in Table I. We perform a Finite-Difference-Time-Domain (FDTD) simulation using Lumerical Inc.'s FDTD software and bandstructure method [16]. The coupling coefficient, kappa, and bandwidths are extracted from the bandstructure. The contra-DC response is then simulated using kappa and a Couple-Mode-Theory-Transfer-Matrix-Method based model [23], [24], [25]. We calculate the bandwidths of the experimental results listed in Table II and Table III using the nulls method [26].

Fig. 9 shows the main band response of our CDC3 device. The as-drawn simulation (Fig. 9(a)) shows an ideal bandwidth of 11.5 nm. Our as-predicted simulation (Fig. 9(b)) shows a reduced bandwidth of 5.6 nm. The actual (experimental) bandwidth of 6.4 nm (Fig. 9(c)) closely correlates with the predictions of the lithography model.

| TABLE III                    |
|------------------------------|
| CONTRA-DC SR-BAND BANDWIDTHS |

| Device<br>Name | Ideal<br>As-Drawn<br>(nm) | Lithography<br>As-Predicted<br>(nm) | Experimental (nm) |
|----------------|---------------------------|-------------------------------------|-------------------|
| CDC1           | $5.6 \pm 0.009$           | 1.8                                 | 2.2               |
| CDC2           | $6.4 \pm 0.051$           | 1.7                                 | 2.6               |
| CDC3           | $11.1 \pm 0.134$          | 6.0                                 | 5.4               |
| CDC4           | $10.4 \pm 0.190$          | 4.8                                 | 6.1               |



Fig. 11. (a) A coupler design with a gap of 100 nm between the two waveguides. (b) Our simulation indicates that the device will not be fabricated successfully. (c) The SEM of the fabricated device confirms our prediction (the waveguides have merged). The SEM was taken using the Carl Zeiss NTS Ltd. Sigma scanning electron microscope at a magnification of 5000x, using a voltage of 15 kV.

Furthermore, Fig. 10 shows the SR band response of our CDC3 device. The drop-port response is illustrated for readability purposes. In the ideal as-drawn simulation, the SR bandwidth is shown to be 11.1 nm (Fig. 10(a)). Using the lithography model, we predict that the bandwidth will be reduced to 6.0 nm (Fig. 10(b)). The experimental result, shown in Fig. 10(c), has a SR bandwidth of 5.4 nm.

Table II and Table III list the main band bandwidths and the SR band bandwidths respectively, for the experimental, the as-drawn simulation, and the as-predicted simulation. The ideal as-drawn simulations include process width variations from Ref. [27]. Each as-predicted simulation showed a significant improvement in accuracy over the as-drawn simulation for both the main bandwidth and the SR bandwidth.

### IV. DESIGNING FOR MANUFACTURABILITY

In this section, we demonstrate a method of designing for manufacturability (DFM) that is akin to OPC practices on the CMOS platform [9], [10], [11], [12], [13]. Using the lithography model, a device's variation tolerance can be evaluated prior to fabrication. In Fig. 11(a), we demonstrate a directional coupler with a gap of 100 nm. the lithography model predicts that the coupler will not be properly fabricated using the 193 nm DUV lithography process, see Fig. 11(b). The result, shown in the SEM image (Fig. 11(c)), confirms that the two waveguides have merged, and is consistent with the lithography model prediction.

Thus, the predictions of the lithography model can be used by designers to make adjustments to their designs via several iterations of redesign. Here, we demonstrate an example the



Fig. 12. (a) The as-drawn gap and  $\Delta W$  parameters of CDC3 is shown. (b) A lithography prediction of the as-drawn parameters. The results show asymmetry for the  $\Delta W$ s and a larger gap. (c) A redesign of CDC3 using the information obtained from (b). (d) The lithography prediction of the redesigned CDC3. The results indicate that the  $\Delta W$ s and gap sizes will match the original as-drawn values.

redesign of the CDC3 device listed in Table I. The intended design of CDC3 is shown in Fig. 12(a). The lithography model predicts that the gap will increase and that  $\Delta W_{inner}$  and  $\Delta W_{outer}$  will reduce in size by different amounts (Fig. 12(b)).

With the prediction of the changes described above, we perform a redesign of CDC3. Our aim is to produce a predicted result in which the gap and the  $\Delta Ws$  match the intended parameters. First, we decrease the distance between the two waveguides, as we know that the lithography effects will widen gap. Next, we increase  $\Delta W_{inner}$  while taking note that our changes will also effect the gap. Finally, we increase  $\Delta W_{outer}$  until the predicted result for  $\Delta W_{outer}$  is equal in size to the predicted  $\Delta W_{inner}$ . This process is repeated until the prediction achieves our objective, i.e., the gap = 185 nm and  $\Delta W = 50$ , 60 nm for the top and bottom waveguides, respectively.

Our redesigned CDC3, shown in Fig. 12(c), has a gap of 179 nm and a  $\Delta W_{inner}$  of 67 nm and  $\Delta W_{outer}$  are 78 nm for the top waveguide, and  $\Delta W_{inner}$  of 80 nm and  $\Delta W_{outer}$  are 88 nm for the bottom waveguide. The predicted result for this redesign shows that the gap and  $\Delta W_{s}$  will have the originally intended values, see Fig. 12(d).

As an extension of this work, the DUV lithography model can be used in conjunction with EBL fabrication. Specifically, designers can fabricate their lithography-sensitive structures using a rapid-prototyping facility, validate their design by measurement, then subsequently submit for low-volume and highvolume DUV foundry fabrication.

# V. CONCLUSION

In conclusion, we have built a lithography model using data from fabricated test patterns on a 193 nm DUV lithography process. Our model shows a high degree of similarity to SEM images of fabricated test pattern shapes and demonstrates accuracy improvements in bandwidth predictions for our contra-DC's self-reflection band, the critical test for high performance contra-DCs, and an excellent lithography benchmark. Lastly, we proposed a DFM approach using our computational lithography model. We introduce into our design adjustments to the  $\Delta W$  and gap parameters of the contra-DC, which the lithography model suggests will resolve the mismatch in the intended  $\Delta W$  and gap parameters of those measured after fabrication. The lithography model and DFM concept presented in this paper demonstrate the benefits OPC can provide to silicon photonics design. The results greatly encourage further research into adapting CMOS OPC strategies [10], [11], [12] for use in the silicon photonics field.

### ACKNOWLEDGMENT

The authors would like to thank Dr. Gethin Owen from the Centre for High-Throughput Phenogenomics at the Faculty of Dentistry, University of British Columbia, for performing SEM imaging on the test pattern, and Jessica Zhang from CMC Microsystems for discussions of applications for the model. The authors greatly appreciate Anthony Park and Dominique Charron for support during the model development. Special thanks to Lumerical Inc. for providing support for their MODE and FDTD Solutions software and to Mentor Graphics for providing support for their Calibre software.

# REFERENCES

- [1] M. Hammood et al., "Compact, silicon-on-insulator, series-cascaded, contradirectional-coupling-based filters with >50 db adjacent channel isolation," *Opt. Lett.*, vol. 44, no. 2, pp. 439–442, Jan. 2019. T. Baehr-Jones *et al.*, "Ultralow drive voltage silicon traveling-wave mod-
- ulator," Opt. Express, vol. 20, no. 11, pp. 12 014-12 020, May 2012.
- [3] A. Novack et al., "Germanium photodetector with 60 GHz bandwidth using inductive gain peaking," Opt. Express, vol. 21, no. 23, pp. 28 387-28 393, Nov. 2013.
- [4] L. Chrostowski and M. Hochberg, Silicon Photonics Design: From Devices to Systems. Cambridge, U.K: Cambridge Univ. Press, 2015.
- M. Streshinsky et al., "The road to affordable, large-scale silicon photonics," Opt. Photon. News, vol. 24, no. 9, pp. 32-39, 2013.
- [6] L. Chrostowski et al., "Silicon photonic circuit design using rapid prototyping foundry process design kits," IEEE J. Sel. Topics Quantum Electron., vol. 25, no. 5, Sep./Oct. 2019, Art. no. 8201326.
- [7] X. Wang et al., "Lithography simulation for the fabrication of silicon photonic devices with deep-ultraviolet lithography," in Proc. 9th Int. Conf. Group IV Photon., Aug. 2012, pp. 288-290.
- [8] J. St-Yves, S. Larochelle, and W. Shi, "O-band silicon photonic Bragggrating multiplexers using UV lithography," in Proc. Opt. Fiber Commun. Conf. Exhib., Mar. 2016, Paper Tu2F.7.
- [9] D. Celo et al., "Optical proximity correction in geometry sensitive silicon photonics waveguide crossings," in Proc. IEEE 14th Int. Conf. Group IV Photon., Aug. 2017, pp. 45-46.

- [10] D. Chou and K. McAllister, "Line end optimization through optical proximity correction (OPC): A case study," in Opt. Microlithography XIX, D. G. Flagello, Ed., vol. 6154, Bellingham, WA, USA: SPIE, 2006, pp. 1099–1110. [Online]. Available: https://doi.org/10.1117/12.651455
- [11] A. Gu and A. Zakhor, "Optical proximity correction with linear regression," IEEE Trans. Semicond. Manuf., vol. 21, no. 2, pp. 263-271,
- [12] T. Matsunawa, B. Yu, and D. Z. Pan, "Optical proximity correction with hierarchical Bayes model," in Opt. Microlithography XXVIII, K. Lai and A. Erdmann, Eds., vol. 9426, Bellingham, WA, USA: SPIE, 2015, pp. 238-247. [Online]. Available: https://doi.org/10.1117/12.2085787
- [13] L. Capodieci, "From optical proximity correction to lithography-driven physical design (1996-2006): 10 years of resolution enhancement technology and the roadmap enablers for the next decade," in Opt. Microlithography XIX, D. G. Flagello, Ed., vol. 6154, Bellingham, WA, USA: SPIE, 2006. [Online]. Available: https://doi.org/10.1117/12.663289
- [14] Sascha Perlitz et al., "Novel solution for in-die phase control under scanner equivalent optical settings for 45-nm node and below," Proc. SPIE, vol. 6607, 2007, doi: 10.1117/12.728948
- [15] H. J. Veendrick, Nanometer CMOS ICs. Heidelberg, Germany: Springer, 2017.
- [16] J. Pond et al., "Design and optimization of photolithography friendly photonic components," in Smart Photonic and Optoelectronic Integrated Circuits XVIII, vol. 9751, Bellingham, WA, USA: SPIE, 2016.
- [17] K. Ikeda, M. Nezhad, and Y. Fainman, "Wavelength selective coupler with vertical gratings on silicon chip," Appl. Phys. Lett., vol. 92, no. 20, 2008, Art. no. 201111.
- [18] Calibre WORKbench User's and Reference Manual, Mentor Graphics, Wilsonville, OR, USA, 2015.
- [19] W. Shi, X. Wang, W. Zhang, L. Chrostowski, and N. A. F. Jaeger, "Contradirectional couplers in silicon-on-insulator rib waveguides," Opt. Lett., vol. 36, no. 20, pp. 3999-4001, Oct. 2011.
- [20] R. Rubingh et al., "Lithographic performance of a dual-stage 0.93NA ArF step and scan system," in Opt. Microlithogr. XVIII, B. W. Smith, Ed., vol. 5754, Bellingham, WA, USA: SPIE, May 2005, pp. 681-692.
- [21] J. Schoot and H. Schift, "Next-generation lithography An outlook on euv projection and nanoimprint," Adv. Opt. Technol., vol. 6, pp. 159-162, 2017.
- [22] W. Shi et al., "Ultra-compact, flat-top demultiplexer using anti-reflection contra-directional couplers for CWDM networks on silicon," Opt. Express, vol. 21, no. 6, pp. 6733-6738, Mar. 2013.
- [23] W. Shi et al., "Silicon photonic grating-assisted, contra-directional couplers," Opt. Express, vol. 21, no. 3, pp. 3633-3650, Feb. 2013.
- [24] A. Yariv and P. Yeh, Photonics: Optical Electronics in Modern Communications (The Oxford Series in Electrical and Computer Engineering). New York, NY, USA: Oxford Univ. Press, 2006.
- [25] P. Yeh and H. F. Taylor, "Contradirectional frequency-selective couplers for guided-wave optics," Appl. Opt., vol. 19, no. 16, pp. 2848-2855,
- [26] R. Boeck, M. Caverley, L. Chrostowski, and N. A. F. Jaeger, "Process calibration method for designing silicon-on-insulator contra-directional grating couplers," Opt. Express, vol. 23, no. 8, pp. 10573-10588, Apr. 2015.
- [27] Z. Lu et al., "Performance prediction for silicon photonics integrated circuits with layout-dependent correlated manufacturing variability," Opt. Express, vol. 25, no. 9, pp. 9712-9733, 2017.

Stephen Lin received the B.A.Sc. degree in materials engineering from the University of British Columbia, Vancouver, BC, Canada, where he is currently working towards the M.A.Sc. degree in electrical and computer engineering. His current research interests include the effects and simulation of lithography in the fabrication of grating assisted silicon photonic structures.

Mustafa Hammood received the B.A.Sc. degree in electrical and computer engineering in 2017 from the University of British Columbia (UBC), Vancouver, BC, Canada, where he is currently working toward the M.A.Sc. degree in electrical engineering. He is currently a member of the Photonics and Optics Research Group. His current research interests include designing and optimizing silicon photonic filters for CWDM datacom applications.

Han Yun (S'08) received the B.A.Sc. degree in electrical and computer engineering and the M.A.Sc. degree in electrical engineering in 2009 and 2013, respectively, from the University of British Columbia (UBC), Vancouver, BC, Canada, where he is currently working toward the Ph.D. degree in electrical engineering. His current research interests include silicon photonics and optoelectronics integration for optical communication and sensing applications.

Enxiao Luan received the B.Sc. and M.Eng. degrees from the Harbin Institute of Technology, Harbin, China, in 2013 and 2015, respectively. He is pursuing the Ph.D. degree in biomedical engineering with the University of British Columbia, Vancouver, BC, Canada, since 2015. His research is focused on silicon photonic biosensing techniques for medicine and environmental monitoring. His research interests include biosensors, silicon photonics, and microfluidics.

Nicolas A. F. Jaeger (M'89) received the B.Sc. degree from the University of the Pacific, Stockton, CA, USA, in 1981, and the M.A.Sc. and Ph.D. degrees from the University of British Columbia (UBC), Vancouver, BC, Canada, in 1986 and 1989, respectively, all in electrical engineering. He has been a Professor with the Department of Electrical and Computer Engineering, UBC, since July 1989. Dr. Jaeger was the recipient of the Canadian Institute of Energy's Research and Development Award, BC Advanced Systems Institute's Technology Partnership Award, Natural Sciences and Engineering Research Council of Canada and Conference Board of Canada's Synergy Award, and Canadian Association of Physicists and the National Optics Institute's Medal for Outstanding Achievement in Applied Photonics for his research. He was also the recipient of UBC's Killam Teaching Prize and Killam Award for Excellence in Mentoring for his undergraduate teaching and graduate mentoring, respectively.

Lukas Chrostowski was born in Poland. He received the B.Eng. degree in electrical engineering from McGill University, Montreal, QC, Canada, and the Ph.D. degree in electrical engineering and computer science from the University of California, Berkeley, CA, USA. He is a Professor of electrical and computer engineering with the University of British Columbia, Vancouver, BC, Canada. He served as the Co-Director of the University of British Columbia AMPEL Nanofabrication Facility between 2008 and 2017. He has authored or coauthored more than 275 journal and conference publications. He coauthored the book Silicon Photonics Design (Cambridge University Press, 2015). His research interests include silicon photonics, optoelectronics, high-speed laser (VCSEL) design, fabrication, and test, for applications in optical communication systems, biophotonics and quantum information. Dr. Chrostowski was the Program Director at the NSERC CREATE Silicon Electronic-Photonic Integrated Circuits (Si-EPIC) Research Training Program in Canada (2012-2018), and has been teaching numerous silicon photonics workshops and courses, since 2008. He was the recipient of the Killam Teaching Prize at the University of British Columbia, in 2014. He was an Elected Member of the IEEE Photonics 2014-2016 Society Board of Governors and served as the Associate VP of Education. He was the recipient of a Natural Sciences and Engineering Research Council of Canada Discovery Accelerator Supplements Award, in 2015, for his research in silicon photonics integrated circuit design.